Exploring the implementation of JPEG compression on FPGA

9Citations
Citations of this article
6Readers
Mendeley users who have this article in their library.
Get full text

Abstract

This paper presents the implementation of the JPEG compression on a field programmable gate array as the data are streamed from the camera. The goal was to minimise the logic resources of the FPGA and the latency at each stage of compression. The modules of these architectures are fully pipelined to enable continuous operation on streamed data. The designed architectures are detailed in this paper and they were described in Handel-C. The compliance of each JPEG module was validated using MATLAB. The resulting JPEG compressor has a latency of 8 rows of image readout plus 154 clock cycles. © 2012 IEEE.

Cite

CITATION STYLE

APA

De Silva, A. M., Bailey, D. G., & Punchihewa, A. (2012). Exploring the implementation of JPEG compression on FPGA. In 6th International Conference on Signal Processing and Communication Systems, ICSPCS 2012 - Proceedings. https://doi.org/10.1109/ICSPCS.2012.6508008

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free