Real-time cache management framework for multi-core architectures

144Citations
Citations of this article
54Readers
Mendeley users who have this article in their library.
Get full text

Abstract

Multi-core architectures are shaking the fundamental assumption that in real-time systems the WCET, used to analyze the schedulability of the complete system, is calculated on individual tasks. This is not even true in an approximate sense in a modern multi-core chip, due to interference caused by hardware resource sharing. In this work we propose (1) a complete framework to analyze and profile task memory access patterns and (2) a novel kernel-level cache management technique to enforce an efficient and deterministic cache allocation of the most frequently accessed memory areas. In this way, we provide a powerful tool to address one of the main sources of interference in a system where the last level of cache is shared among two or more CPUs. The technique has been implemented on commercial hardware and our evaluations show that it can be used to significantly improve the predictability of a given set of critical tasks. © 2013 IEEE.

Cite

CITATION STYLE

APA

Mancuso, R., Dudko, R., Betti, E., Cesati, M., Caccamo, M., & Pellizzoni, R. (2013). Real-time cache management framework for multi-core architectures. In Real-Time Technology and Applications - Proceedings (pp. 45–54). https://doi.org/10.1109/RTAS.2013.6531078

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free