Transaction-level modeling for architectural and power analysis of PowerPC and CoreConnect-based systems

15Citations
Citations of this article
6Readers
Mendeley users who have this article in their library.

This article is free to access.

Abstract

Transaction-Level models have emerged as an efficient way of modeling systems-on-chip, with acceptable simulation speed and modeling accuracy. Nevertheless, the high complexity of current architectures and bus protocols make it very challenging to develop and verify such models. This paper presents the transaction-level models developed at IBM for PowerPC and CoreConnect-based systems. These models can be simulated in a SystemC environment for functional verification and power estimation. Detailed transaction-based power models were developed. Comparisons between the simulated models and real hardware resulted in errors below 15% in timing accuracy, and below 11% in power estimation compared against gate-level power. These results demonstrate the efficiency of our transaction-level models for early analysis and design space exploration. © Springer Science + Business Media, LLC 2006.

Cite

CITATION STYLE

APA

Dhanwada, N., Bergamaschi, R. A., Dungan, W. W., Nair, I., Gramann, P., Dougherty, W. E., & Lin, I. C. (2005). Transaction-level modeling for architectural and power analysis of PowerPC and CoreConnect-based systems. Design Automation for Embedded Systems, 10(2–3), 105–125. https://doi.org/10.1007/s10617-006-9586-7

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free