Divide-by-N and divide-by-N/N+1 prescalers based on a shift register and a multi-input NOR gate

8Citations
Citations of this article
7Readers
Mendeley users who have this article in their library.

Abstract

This paper describes the architecture of a divide-by-N prescaler and a divide-by-N/N + 1 dual-modulus prescaler based on a shift register and a multi-input NOR gate. The divide-by-N prescaler has a circuit style similar to a linear feedback shift register (LFSR), except for the fact that a multi-input NOR gate is used instead of XOR gates. This architecture can be applied to various division ratios of N ≥ 2 by changing the numbers of flip-flops and NOR-gate inputs according to specific rules, which will be explained in this paper. The state of the prescaler runs through the correct loop without requiring a reset signal or an initialization circuit. © IEICE 2012.

Cite

CITATION STYLE

APA

Hwang, S. W., & Moon, Y. (2012). Divide-by-N and divide-by-N/N+1 prescalers based on a shift register and a multi-input NOR gate. IEICE Electronics Express, 9(20), 1611–1616. https://doi.org/10.1587/elex.9.1611

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free