A Novel Low Power 8 Bit Binary Weighted Charge Steering DAC with Integrated Power Supply using CMOS

  • N B
  • et al.
N/ACitations
Citations of this article
2Readers
Mendeley users who have this article in their library.
Get full text

Abstract

the design and implementation of binary weighted charge steering DAC architectures is discussed in this paper. Charge steering DAC were designed and successfully implemented in CMOS 90nm and 180nm technology. For bigger planning contrasts there is an exchange off between powerful number of bits, and equipment cost and basic way. Taking everything into account, an 8 piece two fold weighted accuse directing DAC of coordinated force supply was effectively planned in 90 and 180nm CMOS innovation utilizing Cadence apparatuses. As indicated by the reproduction results, the proposed DAC is exceptionally straight with the most pessimistic scenario DNL of 0.99LSB and INL of 0.008LSB, and furthermore has low force utilization esteem 96.36mW.

Cite

CITATION STYLE

APA

N, B. P., & Devi, M. (2020). A Novel Low Power 8 Bit Binary Weighted Charge Steering DAC with Integrated Power Supply using CMOS. International Journal of Engineering and Advanced Technology, 9(4), 197–203. https://doi.org/10.35940/ijeat.d6666.049420

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free