Influence of Parasitic Inductances on Switching Performance of SiC MOSFET

2Citations
Citations of this article
12Readers
Mendeley users who have this article in their library.

Abstract

Compared to the silicon power devices, silicon carbide device has shorter switch time. Hence, as a result of the faster transition of voltage (dv/dt) and current (di/dt) in SiC MOSFET, the influence of parasitic parameters on SiC MOSFET's switching transient is more serious. This paper gives an experimental study of the influence of parasitic inductance on SiC MOSFET's switching characteristics. Most significance parameters are the parasitic inductances of gate driver loop and power switching loop. These include the SiC MOSFET package's parasitic inductance, interconnect inductance and the parasitic inductance of dc link PCB trace. This paper therefore focuses on analysis and comparison of different parasitic parameters under various operation conditions in terms of their effect on overvoltage, overcurrent and switching power loss.

Cite

CITATION STYLE

APA

Li, J., Cui, M., Du, Y., Ke, J., & Zhao, Z. (2018). Influence of Parasitic Inductances on Switching Performance of SiC MOSFET. In E3S Web of Conferences (Vol. 64). EDP Sciences. https://doi.org/10.1051/e3sconf/20186404005

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free