Implementation of a no pulse competition CPS-SPWM technique based on the concentrated control for cascaded multilevel DSTATCOMs

6Citations
Citations of this article
6Readers
Mendeley users who have this article in their library.

Abstract

Digital signal processor (DSP) and field programmable gate array (FPGA) based concentrated control systems are designed for implementing CPS-SPWM strategies. The self-defined universal asynchronous receiver/transmitter (UART) protocol is used for communication between a master controller and an individual module controller via high speed links. Aimed at undesired pulse competition, this paper analyzes its generation mechanism and presents a new method for eliminating competition pulses with no time delay. Finally, the proposed concentrated controller is applied to a 10kV/10MVar distribution static synchronous compensator (DSTATCOM) industrial prototype. Experimental results show the accuracy and reliability of the concentrated controller, and verify the superiority of the proposed elimination method for competition pulses.

Cite

CITATION STYLE

APA

Wang, Y., Yang, K., & Chen, G. (2014). Implementation of a no pulse competition CPS-SPWM technique based on the concentrated control for cascaded multilevel DSTATCOMs. Journal of Power Electronics, 14(6), 1139–1146. https://doi.org/10.6113/JPE.2014.14.6.1139

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free