Recently IBM announced the first implementation of full copper ULSI wiring in a CMOS technology, to be manufactured on its high-performance 0.22 μm CMOS products this year. Features of this technology will be presented, as well as functional verification on CMOS chips. To reach this level, extensive yield, reliability, and stress testing had to be done on test and product-like chips, including those packaged into product modules. Data will be presented from all aspects of this testing, ranging from experiments designed to promote Cu contamination of the MOS devices, to temperature/humidity/bias stressing of assembled functional modules. The results in all areas are shown to be equal to or better than standards set by our current Al(Cu)/W-stud technology. This demonstrates that the potential problems associated with copper wiring that have long been discussed can be overcome.
CITATION STYLE
Edelstein, D. (1998). Copper ULSI interconnect technology. In Materials Research Society Symposium - Proceedings (Vol. 514, p. 39). MRS. https://doi.org/10.1557/proc-514-39
Mendeley helps you to discover research relevant for your work.