Ambipolar Reduction Methodology for SOI Tunnel FETs in Low Power Applications: A Performance Report

  • et al.
N/ACitations
Citations of this article
4Readers
Mendeley users who have this article in their library.
Get full text

Abstract

Continuous device scaling of tunnel field effect transistors (TFET) faces real challenges in low power VLSI applications. Here in this article, the major limitation of TFET i.e. Ambipolar conduction behavior has been thoroughly discussed and remedies to suppress the leakage current (IOFF) has also been investigated. A thin pocket layers is incorporated in source and drain regions separately at Silicon on Insulator (SOI) TFET, keeping supply voltage (VDD) at 0.5 V. The detail analytical modeling of surface potential distribution along the channel, electric field and tunneling current is derived in this paper. Using two-dimensional numerical device simulator, the various designs are modeled and validated with our proposed methodology. Non-local Band-to-Band tunneling (BTBT) is used for simulation purpose. It is observed that a drain pocket actually helps to reduce the ambipolar conduction and provide better drive current (ION) for fast switching. This further improves the ION/IOFF ratio and also results better subthreshold swing (SS) as 27.43mV/decade to optimize the device characteristics.

Cite

CITATION STYLE

APA

Dutta*, R., Paitya, N., & Majumdar, A. (2020). Ambipolar Reduction Methodology for SOI Tunnel FETs in Low Power Applications: A Performance Report. International Journal of Recent Technology and Engineering (IJRTE), 8(5), 1894–1897. https://doi.org/10.35940/ijrte.e6271.018520

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free