Selectively formed high mobility strained Ge PMOSFETs for high performance CMOS

46Citations
Citations of this article
31Readers
Mendeley users who have this article in their library.
Get full text

Abstract

For the first time, we have integrated strained germanium (s-Ge) channel PMOSFETs with conventional CMOS processes including shallow trench isolation (STI) and scaled thin gate dielectrics. The selectively formed thin s-Ge channels are realized on pre-patterned SiGe on insulator (SGOI) regions by local thermal mixing (TM) or selective UHVCVD process. The thinnest SiO 2 on the s-Ge is achieved by low temperature remote plasma oxidation of a thin Si cap. As a result, 3X drive current enhancement is demonstrated on the fabricated s-Ge channel PMOSFETs over the Si controls. In addition, an appropriate threshold voltage (Vth) is demonstrated on the HfO 2/P+ poly Si gate PMOSFETs when using an s-Ge channel. ©2004 IEEE.

Cite

CITATION STYLE

APA

Shang, H., Chu, J. O., Bedell, S., Gusev, E. P., Jamison, P., Zhang, Y., … Ieong, M. (2004). Selectively formed high mobility strained Ge PMOSFETs for high performance CMOS. In Technical Digest - International Electron Devices Meeting, IEDM (pp. 157–160). https://doi.org/10.1149/ma2006-02/31/1470

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free