Use of hard mask for finer (<10 μm) through silicon vias (TSVs) etching

5Citations
Citations of this article
9Readers
Mendeley users who have this article in their library.

Abstract

Through silicon via (TSV) technology holds the promise of chip-to-chip or chip-to-package interconnections for higher performance with reduced signal delay and power consumption. It includes high aspect ratio silicon etching, insulation liner deposition, and seamless metal filling. The desired etch profile should be straightforward, but high aspect ratio silicon etching is still a challenge. In this paper, we investigate the use of etch hard mask for finer TSVs etching to have clear definition of etched via pattern. Conventionally employed photoresist methods were initially evaluated as reference processes, and oxide and metal hard mask were investigated. We admit that pure metal mask is rarely employed in industry, but the etch result of metal mask support why hard mask are more realistic for finer TSV etching than conventional photoresist and oxide mask.

Author supplied keywords

Cite

CITATION STYLE

APA

Choi, S., & Hong, S. J. (2015). Use of hard mask for finer (<10 μm) through silicon vias (TSVs) etching. Transactions on Electrical and Electronic Materials, 16(6), 312–316. https://doi.org/10.4313/TEEM.2015.16.6.312

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free