Energy Efficient Full Adder Cell Design with Using Carbon Nanotube Field Effect Transistors in 32 Nanometer Technology

  • Ghorbani A
  • Ghorbani G
N/ACitations
Citations of this article
13Readers
Mendeley users who have this article in their library.

Abstract

Full Adder is one of the critical parts of logical and arithmetic units. So, presenting a low power full adder cell reduces the power consumption of the entire circuit. Also, using Nano-scale transistors, because of their unique characteristics will save energy consumption and decrease the chip area. In this paper we presented a low power full adder cell by using carbon nanotube field effect transistors (CNTFETs). Simulation results were carried out using HSPICE based on the CNTFET model in 32 nanometer technology in Different values of temperature and VDD.

Cite

CITATION STYLE

APA

Ghorbani, A., & Ghorbani, G. (2014). Energy Efficient Full Adder Cell Design with Using Carbon Nanotube Field Effect Transistors in 32 Nanometer Technology. International Journal of VLSI Design & Communication Systems, 5(5), 01–08. https://doi.org/10.5121/vlsic.2014.5501

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free