A survey of recent contributions on low power NoC architectures

Citations of this article
Mendeley users who have this article in their library.
Get full text


The Network-on-Chip (NoC) paradigm has been herald as the solution to the communication limitation that System-On-Chip (SoC) poses. However, power Consumption is one of its major defects. To ensure that a high performance architecture is constructed, analyzing how power can be reduced in each area of the network is essential. Power dissipation can be reduced by making adjustments to the elements in routers. The architecture itself and the Links. This paper will entail a survey conducted on recent contributions on NoC. As well as the techniques employed by researchers towards the reduction of power in the router architecture, network architecture and the links.




Ofori-Attah, E., & Agyeman, M. O. (2018). A survey of recent contributions on low power NoC architectures. In Proceedings of Computing Conference 2017 (Vol. 2018-January, pp. 1086–1090). Institute of Electrical and Electronics Engineers Inc. https://doi.org/10.1109/SAI.2017.8252226

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free