An adaptive router architecture for heterogeneous 3D Networks-on-Chip

8Citations
Citations of this article
6Readers
Mendeley users who have this article in their library.
Get full text

Abstract

Three dimensional Network-on-Chip (3D NoC) is becoming increasingly popular to address the on-chip communication demands of modern multi-core systems. However, architectural framework of the 3D router uses more buffer resources than conventional 2D routers. Also, homogeneous 3D NoC topologies have more TSVs which have a costly and complex manufacturing process. To improve the performance and manufacturing cost in 3D NoCs we propose adaptive router architectures for heterogeneous and homogeneous 3D NoCs which combine both the area and performance benefits of static 2D and 3D router architectures. Experimental results show that with a negligible penalty of up to 0.4% in maximum operating frequency, we achieved performance improvement of up to 34% by replacing 2D static routers with adaptive routers in heterogeneous architectures. © 2011 IEEE.

Cite

CITATION STYLE

APA

Agyeman, M. O., & Ahmadinia, A. (2011). An adaptive router architecture for heterogeneous 3D Networks-on-Chip. In 2011 NORCHIP. https://doi.org/10.1109/NORCHP.2011.6126725

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free