MARTE based modeling approach for partial dynamic reconfigurable FPGAs

8Citations
Citations of this article
7Readers
Mendeley users who have this article in their library.
Get full text

Abstract

As System-on-Chip (SoC) architectures become pivotal for designing embedded systems, the SoC design complexity continues to increase exponentially necessitating the need to find new design methodologies. In this paper we present a novel SoC co-design methodology based on Model Driven Engineering using the MARTE (Modeling and Analysis of Real-time and Embedded Systems) standard. This methodology is utilized to model fine grain reconfigurable architectures such as FPGAs and extends the standard to integrate new features such as Partial Dynamic Reconfiguration supported by modern FPGAs. The goal is to carry out modeling at a high abstraction level expressed in UML (Unified Modeling Language) and following transformations of these models, automatically generate the code necessary for FPGA implementation. © 2008 IEEE.

Cite

CITATION STYLE

APA

Quadri, I. R., Meftali, S., & Dekeyser, J. L. (2008). MARTE based modeling approach for partial dynamic reconfigurable FPGAs. In Proceedings of the 2008 IEEE/ACM/IFIP Workshop on Embedded Systems for Real-Time Multimedia, ESTIMedia 2008 (pp. 47–52). https://doi.org/10.1109/ESTMED.2008.4696994

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free