Random telegraph noise (RTN) has become an important reliability issue at the sub-65nm technology node. Existing RTN simulation approaches mainly focus on single trap induced RTN and transient response of RTN, which are usually time-consuming for circuit-level simulation. This paper proposes a statistical algorithm to study multiple traps induced RTN in digital circuits, to show the temporal distribution of circuit delay under RTN. Based on the simulation results we show how to protect circuit from RTN. Bias dependence of RTN is also discussed. © 2014 IEEE.
CITATION STYLE
Chen, X., Wang, Y., Cao, Y., & Yang, H. (2014). Statistical analysis of random telegraph noise in digital circuits. In Proceedings of the Asia and South Pacific Design Automation Conference, ASP-DAC (pp. 161–166). https://doi.org/10.1109/ASPDAC.2014.6742883
Mendeley helps you to discover research relevant for your work.