CMOS IC radiation hardening by design

  • Camplani A
  • Shojaii S
  • Shrimali H
  • et al.
N/ACitations
Citations of this article
19Readers
Mendeley users who have this article in their library.

Abstract

Design techniques for radiation hardening of integrated circuits in commercial CMOS technologies are presented. Circuits designed with the proposed approaches are more tolerant to both total dose and to single event effects. The main drawback of the techniques for radiation hardening by design is the increase of silicon area, compared with a conventional design.nema

Cite

CITATION STYLE

APA

Camplani, A., Shojaii, S., Shrimali, H., Stabile, A., & Liberali, V. (2014). CMOS IC radiation hardening by design. Facta Universitatis - Series: Electronics and Energetics, 27(2), 251–258. https://doi.org/10.2298/fuee1402251c

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free