Part ii: Benchmarking the performance of optimized tfet-based circuits with the standard 45 nm cmos technology using device & circuit co-simulation methodology

4Citations
Citations of this article
2Readers
Mendeley users who have this article in their library.
Get full text

Abstract

This paper presents the circuit performance of an optimized TFET device whose performance is not only better than most of the TFET devices reported in current literature, but exceeds the performance of state-of-the-art industry-standard 45 nm CMOS technology. Novel TFET structures have been proposed whose ON current (Ion ) matches with that of the MOSFETs, while maintaining the OFF current (Ioff ) at least 3 orders of magnitude lower than the MOSFETs with the same width and at the same technology node. The key performance metrics of the optimised TFET-based circuits have been benchmarked with similar CMOS-based standard digital circuits like the simple inverter, 2 input NAND gate, 2 input NOR gate, 2 input XOR gate, 6 transistor SRAM and 3 stage inverter chain. The overall improvement in Power Delay Product (PDP) of the TFET-based circuits has been demonstrated to be more than 97% lesser than the corresponding CMOS circuits.

Cite

CITATION STYLE

APA

Vidhyadharan, S., Ramakant, Akhilesh, G., Gupta, V., Ravi, A., & Dan, S. S. (2019). Part ii: Benchmarking the performance of optimized tfet-based circuits with the standard 45 nm cmos technology using device & circuit co-simulation methodology. In Springer Proceedings in Physics (Vol. 215, pp. 619–628). Springer Science and Business Media, LLC. https://doi.org/10.1007/978-3-319-97604-4_96

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free