Design of All Digital Phase Locked Loop for Wireless Applications

  • R S
  • Manjula J
  • Ruhan bevi A
N/ACitations
Citations of this article
5Readers
Mendeley users who have this article in their library.

Abstract

This paper presents a design of All Digital Phase Locked Loop (ADPLL) for wireless applications. It is designed using master and slave Dflipflop for linear phase detector, counter based loop filter and ring oscillator based Digital controlled oscillator(DCO). The programmable divider is used in the feed-back loop which is used has a frequency synthesizer for wireless applications. It is implemented in 180nm CMOS technology in Cadence EDA tool. The proposed ADPLL has locking period of 50ps and the operating frequency range of 4.7GHz and power consumption of 26mW.

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Cite

CITATION STYLE

APA

R, S., Manjula, J., & Ruhan bevi, A. (2018). Design of All Digital Phase Locked Loop for Wireless Applications. International Journal of Engineering & Technology, 7(3.12), 836. https://doi.org/10.14419/ijet.v7i3.12.16513

Readers' Seniority

Tooltip

PhD / Post grad / Masters / Doc 1

100%

Readers' Discipline

Tooltip

Engineering 2

100%

Save time finding and organizing research with Mendeley

Sign up for free