As a part of wider project sigma-delta modulator was designed. It represents an A/D part of a power meter IC. Requirements imposed were: SNDR and dynamic range > 50 dB for maximum input swing of 250 mV differential at 50 Hz. Over sampling ratio is 128 with clock frequency of 524288 Hz which gives bandwidth of 2048 Hz. Circuit is designed in 3.3 V supply standard CMOS 0.35 ?m technology.nema
CITATION STYLE
Milovanovic, D., Savic, M., & Nikolic, M. (2004). Second-order sigma-delta modulator in standard cmos technology. Serbian Journal of Electrical Engineering, 1(3), 37–44. https://doi.org/10.2298/sjee0403037m
Mendeley helps you to discover research relevant for your work.