System-level validation: High-level modeling and directed test generation techniques

49Citations
Citations of this article
5Readers
Mendeley users who have this article in their library.
Get full text

Abstract

This book covers state-of-the art techniques for high-level modeling and validation of complex hardware/software systems, including those with multicore architectures. Readers will learn to avoid time-consuming and error-prone validation from the comprehensive coverage of system-level validation, including high-level modeling of designs and faults, automated generation of directed tests, and efficient validation methodology using directed tests and assertions. The methodologies described in this book will help designers to improve the quality of their validation, performing as much validation as possible in the early stages of the design, while reducing the overall validation effort and cost.

Cite

CITATION STYLE

APA

Chen, M., Qin, X., Koo, H. M., & Mishra, P. (2013). System-level validation: High-level modeling and directed test generation techniques. System-Level Validation: High-Level Modeling and Directed Test Generation Techniques (Vol. 9781461413592, pp. 1–247). Springer New York. https://doi.org/10.1007/978-1-4614-1359-2

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free