Fault attack resistant cryptographic hardware with uniform error detection

17Citations
Citations of this article
15Readers
Mendeley users who have this article in their library.
Get full text

Abstract

Traditional hardware error detection methods based on linear codes make assumptions about the typical or expected errors and faults and concentrate the detection power towards the expected errors and faults. These traditional methods are not optimal for the protection of hardware implementations of cryptographic hardware against fault attacks. An adversary performing a fault-based attack can be unpredictable and exploit weaknesses in the traditional implementations. To detect these attacks where no assumptions about expected error or fault distributions should be made we propose and motivate an architecture based on robust nonlinear systematic (n,k-error-detecting codes. These code can provide uniform error detecting coverage independently of the error distributions. They make no assumptions about what faults or errors will be injected by an attacker and have fewer undetectable errors than linear codes with the same (n,k). We also present optimization approaches which provide for a tradeoff between the levels of robustness and required overhead for hardware implementations. © Springer-Verlag Berlin Heidelberg 2006.

Cite

CITATION STYLE

APA

Kulikowski, K. J., Karpovsky, M. G., & Taubin, A. (2006). Fault attack resistant cryptographic hardware with uniform error detection. In Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics) (Vol. 4236 LNCS, pp. 185–195). Springer Verlag. https://doi.org/10.1007/11889700_17

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free