Encapsulating connections on SoC designs using ASM++ charts

0Citations
Citations of this article
2Readers
Mendeley users who have this article in their library.
Get full text

Abstract

This article presents a methodology to encapsulate, not only the functionality of several SoC modules, but also the connections between those modules. To achieve these results, the possibilities of Algorithmic State Machines (ASM charts) have been extended to develop a compiler. Using this approach, a SoC design becomes a set of chart boxes and links: several boxes describe parameterized modules in a hierarchical fashion, other boxes encapsulate their connections, and all boxes are linked together using simple lines. At last, a compiler processes all required files and generates the corresponding VHDL or Verilog code, valid for simulation and synthesis. A small SoC design with two DSP processors is shown as an example. © Springer Science+Business Media B.V. 2010.

Cite

CITATION STYLE

APA

De Pablo, S., Herrero, L. C., Martínez, F., & Rey, A. B. (2010). Encapsulating connections on SoC designs using ASM++ charts. In Advanced Techniques in Computing Sciences and Software Engineering (pp. 323–328). Springer Publishing Company. https://doi.org/10.1007/978-90-481-3660-5_55

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free