Instruction set extension of a low-end reconfigurable microcontroller in bit-sorting implementation

0Citations
Citations of this article
6Readers
Mendeley users who have this article in their library.

Abstract

The microcontroller-based system is currently having a tremendous boost with the revelation of platforms such as the Internet of Things. Low-end families of microcontroller architecture are still in demand albeit less technologically advanced due to its better I/O better application and control. However, there is clearly a lack of computational capability of the low-end architecture that will affect the pre-processing stage of the received data. The purpose of this research is to combine the best feature of an 8-bit microcontroller architecture together with the computationally complex operations without incurring extra resources. The modules' integration is implemented using instruction set architecture (ISA) extension technique and is developed on the Field Programmable Gate Array (FPGA). Extensive simulations were performed with the and a comprehensive methodology is proposed. It was found that the ISA extension from 12-bit to 16-bit has produced a faster execution time with fewer resource utilization when implementing the bit-sorting algorithm. The overall development process used in this research is flexible enough for further investigation either by extending its module to more complex algorithms or evaluating other designs of its components.

Cite

CITATION STYLE

APA

Salim, S. I. M., Soo, Y., & Samsudin, S. I. (2018). Instruction set extension of a low-end reconfigurable microcontroller in bit-sorting implementation. International Journal of Electrical and Computer Engineering, 8(4), 2595–2601. https://doi.org/10.11591/ijece.v8i4.pp2595-2601

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free