Low-density parity-check (LDPC) codes have recently emerged due to their excellent performance. However, the parity check (H) matrices of the previous works are not adequate for hardware implementation of encoders or decoders. This paper proposes a hybrid parity check matrix which is efficient in hardware implementation of both decoders and encoders. The hybrid H-matrices are constructed so that both the semi-random technique and the partly parallel structure can be applied to design encoders and decoders. Using the proposed methods, the implementation of encoders can become practical while keeping the hardware complexity of the partly parallel decoder structures. An encoder and a decoder are designed using Verilog-HDL and are synthesized using a 035 μm CMOS standard cell library.
CITATION STYLE
Lee, C. (2005). Design of encoder and decoder for LDPC codes using hybrid H-matrix. ETRI Journal, 27(5), 557–562. https://doi.org/10.4218/etrij.05.0905.0015
Mendeley helps you to discover research relevant for your work.