Challenge of nonvolatile logic LSI Using MTJ-based logic-in-memory architecture

1Citations
Citations of this article
1Readers
Mendeley users who have this article in their library.
Get full text

Abstract

In this chapter, a new architecture, called “nonvolatile logic-in-memory (NV-LIM) architecture,” is presented, where the NV-LIM architecture could overcome performance wall and power wall due to the present CMOS-only-based logic-LSI processors [1–3]. Figure 1a shows a conventional logic-LSI architecture, where logic and memory modules are separately implemented together and these modules are connected each other through global interconnections. Even if the device feature size is scaled down in accordance with the semiconductor technology roadmap, the global interconnections are not shorten, rather than are getting longer, which resulting in longer delay and higher power dissipation due to inside wires. In addition, since on-chip memory modules are “volatile”, they always consume the static power to maintain the stored data.

Cite

CITATION STYLE

APA

Hanyu, T. (2015). Challenge of nonvolatile logic LSI Using MTJ-based logic-in-memory architecture. In Spintronics-based Computing (pp. 159–178). Springer International Publishing. https://doi.org/10.1007/978-3-319-15180-9_5

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free