An on-chip interconnect mechanism for multi-processor SoC

0Citations
Citations of this article
1Readers
Mendeley users who have this article in their library.
Get full text

Abstract

In this paper, a novel mechanism of on chip interconnect based on MultiLayer AHB Lite standard is proposed. On one hand it provides the feature that multiple masters are able to access the bus simultaneously as long as there is no competition for the same slave. On the other hand this mechanism is easy to scale, reuse and consumes less resources. Distributed address decoding and master arbitration are employed. Each slave has its own data selection module with a built-in arbiter attached. All the masters are connected to the master interfaces of the data selection module and the module decides which master gains the access of the slave when a bus competition occurs. External modules can be attached to each data selection module, which makes it possible to employ different master arbitration strategies for each slave. This interconnect mechanism has ultra low latency and low arbitration costs, hence is suitable for embedded systems with strong real time requirement. © Springer-Verlag Berlin Heidelberg 2012.

Cite

CITATION STYLE

APA

Liu, J., Liu, L., Yin, S., & Wei, S. (2012). An on-chip interconnect mechanism for multi-processor SoC. In Lecture Notes in Electrical Engineering (Vol. 127 LNEE, pp. 779–785). Springer Verlag. https://doi.org/10.1007/978-3-642-25769-8_108

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free