A low-dropout regulator with PSRR enhancement through feed-forward ripple cancellation technique in 65 nm CMOS process

8Citations
Citations of this article
8Readers
Mendeley users who have this article in their library.

Abstract

In this paper, a low-dropout (LDO) regulator with an enhanced power supply rejection ratio (PSRR) is proposed with a feed-forward ripple cancellation technique (FFRC) in 65 nm CMOS technology. This technique significantly improves the PSRR over a wide range of frequencies, compared to a conventional LDO regulator. The LDO regulator provides 35–76.8 dB of PSRR in the range of 1 MHz–1 GHz, which shows up to 30 dB of PSRR improvement, compared with that of the conventional LDO regulator. The implemented LDO regulator has a dropout voltage of 0.22 V and a maximum load current of 20 mA. It can also provide an output voltage of 0.98 V at a range of 1–1.3 V of the input voltage. The load regulation is 2.3 mV/mA while the line regulation is 0.05 V/V. The circuit consumes 385 μA with an input voltage of 1.2 V. The total area without pads is 0.092 mm2.

Cite

CITATION STYLE

APA

Choe, Y. J., Nam, H., & Park, J. D. (2020). A low-dropout regulator with PSRR enhancement through feed-forward ripple cancellation technique in 65 nm CMOS process. Electronics (Switzerland), 9(1). https://doi.org/10.3390/electronics9010146

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free