SIMD-based implementations of sieving in integer-factoring algorithms

1Citations
Citations of this article
4Readers
Mendeley users who have this article in their library.
Get full text

Abstract

The best known integer-factoring algorithms consist of two stages: the sieving stage and the linear-algebra stage. Efficient parallel implementations of both these stages have been reported in the literature. All these implementations are based on multi-core or distributed parallelization. In this paper, we experimentally demonstrate that SIMD instructions available in many modern processors can lead to additional speedup in the computation of each core. We handle the sieving stage of the two fastest known factoring algorithms (NFSM and MPQSM), and are able to achieve 15-40% speedup over non-SIMD implementations. Although the sieving stage offers many tantalizing possibilities of data parallelism, exploiting these possibilities to get practical advantages is a challenging task. Indeed, to the best of our knowledge, no similar SIMD-based implementation of sieving seems to have been reported in the literature. © 2013 Springer-Verlag.

Cite

CITATION STYLE

APA

Sengupta, B., & Das, A. (2013). SIMD-based implementations of sieving in integer-factoring algorithms. In Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics) (Vol. 8204 LNCS, pp. 40–55). Springer Verlag. https://doi.org/10.1007/978-3-642-41224-0_4

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free