Design of low-power full adder using two-phase clocked adiabatic static CMOS logic

0Citations
Citations of this article
3Readers
Mendeley users who have this article in their library.
Get full text

Abstract

In this paper, a full adder using two-phase clocked adiabatic static CMOS logic (2PASCL) has been presented. A six-transistor X-OR gate has been used with transmission gate multiplexer. The simulations of proposed and other designs have been performed in 0.18 μm CMOS technology. The proposed design shows improved power delay product (PDP) in the range of 0.34 × 10−21 J to 1.12 × 10−21 J as compared to 4.53 × 10−21 J to 6.7 8 × 10−21J (static energy recovery full adder), 3.4 1 × 10−21 J to 7.36 × 10−21 J (10 transistor), 6.40 × 10−21 J to 19.17 × 10−21 J (transmission gate) with a supply voltage variation of 1.2 V–2.8 V respectively. The proposed design also performs better at varying temperature conditions as compared to other existing designs. Simulation results of proposed design have been compared with existing designs reported in the literature and proposed design shows better performance in terms of PDP.

Cite

CITATION STYLE

APA

Dinesh Kumar, & Manoj Kumar. (2018). Design of low-power full adder using two-phase clocked adiabatic static CMOS logic. In Smart Innovation, Systems and Technologies (Vol. 79, pp. 555–564). Springer Science and Business Media Deutschland GmbH. https://doi.org/10.1007/978-981-10-5828-8_53

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free