Design of SENIOR: A case study using NoGap

0Citations
Citations of this article
1Readers
Mendeley users who have this article in their library.
Get full text

Abstract

The design and implementation of a new Application Specific Instruction-set Processor(ASIP) processor is usually the result of a substantial design effort, more details about the Application Specific Instruction-set Processor (ASIP) design process can be found in [10]. There are a number of different software tools that relaxes the design effort in one way or another. However all these tools forces the designer into a predefined architecture template. This limitation in design flexibility often makes designers of novel ASIP processors and programmable accelerators revert back to an Hardware Description Language (HDL), e.g. Verilog or VHDL. HDLs offers full design flexibility at the register transfer level, but the flexibility comes at the cost of increased design complexity. All details, e.g. register forwarding and/or pipeline control, has to be handled manually. © 2013 Springer-Verlag GmbH.

Cite

CITATION STYLE

APA

Karlström, P., Zhou, W., & Liu, D. (2013). Design of SENIOR: A case study using NoGap. In Lecture Notes in Electrical Engineering (Vol. 156 LNEE, pp. 199–204). https://doi.org/10.1007/978-3-642-28807-4_28

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free