The paper proposes a low density parity check (LDPC) code design system to facilitate the design of communication systems using LDPC codes for error correction. The proposed LDPC code design system has three advantages (utilization of MOGA to search codes, speed enhancement achieved through parallelization and FPGAs, and employment of more precise simulation models) and solves problems encountered when LDPC codes are used in practical applications. Preliminary evaluation results for the proposed system are presented, which demonstrate that the system can function successfully. © 2008 Springer-Verlag Berlin Heidelberg.
CITATION STYLE
Ishida, Y., Nosato, H., Takahashi, E., Murakawa, M., Kajitani, I., Furuya, T., & Higuchi, T. (2008). Proposal for LDPC code design system using multi-objective optimization and fpga-based emulation. In Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics) (Vol. 5216 LNCS, pp. 237–248). Springer Verlag. https://doi.org/10.1007/978-3-540-85857-7_21
Mendeley helps you to discover research relevant for your work.