This paper proposes implementation of an echo state network (ESN) to field programmable gate array FPGA). The proposed method is able to reduce hardware resources by using fixed-point operation, quantization of weights, which includes accumulate operations and efficient dataflow modules. The performance of the designed circuit is verified via experiments including prediction of sine and cosine waves. Experimental result shows that the proposed circuit supports to 200[MHz] of operation frequency and facilitates faster computing of the ESN algorithm compared with a central processing unit.
CITATION STYLE
Honda, K., & Tamukoh, H. (2020). A hardware-oriented echo state network for fpga implementation. In Proceedings of International Conference on Artificial Life and Robotics (Vol. 2020, pp. 187–190). ALife Robotics Corporation Ltd. https://doi.org/10.5954/ICAROB.2020.OS20-1
Mendeley helps you to discover research relevant for your work.