Hardware architectures for post-quantum digital signature schemes

15Citations
Citations of this article
11Readers
Mendeley users who have this article in their library.
Get full text

Abstract

This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification. The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs. • Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based; • Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms; • Enables designers to build hardware implementations that are resilient to a variety of side-channels.

Cite

CITATION STYLE

APA

Soni, D., Basu, K., Nabeel, M., Aaraj, N., Manzano, M., & Karri, R. (2020). Hardware architectures for post-quantum digital signature schemes. Hardware Architectures for Post-Quantum Digital Signature Schemes (pp. 1–170). Springer International Publishing. https://doi.org/10.1007/978-3-030-57682-0

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free