Four quadrant FGMOS analog multiplier

19Citations
Citations of this article
6Readers
Mendeley users who have this article in their library.

Abstract

A novel four-quadrant analog multiplier using floating gate MOS (FGMOS) transistors operating in the saturation region is presented. The drain current is proportional to the square of the weighted sum of the input signals. This square law characteristic of the FGMOS transistor is used to implement the quarter square identity by utilizing only six FGMOS transistors. The main features of this remarkably simple multiplier circuit configuration are the large input signal range equal to 100% of the supply voltage, nonlinearity of 0.0081%, bandwidth of 1.4-1.5 Ghz and THD of maximum 2.67% (while the inputs are at their maximum values). © TÜBÏTAK.

Cite

CITATION STYLE

APA

Keleş, S., & Kuntman, H. H. (2011). Four quadrant FGMOS analog multiplier. Turkish Journal of Electrical Engineering and Computer Sciences, 19(2), 291–301. https://doi.org/10.3906/elk-1001-377

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free