Bandwidth

8Citations
Citations of this article
144Readers
Mendeley users who have this article in their library.
Get full text

Abstract

This paper presents a salient method to design a low noise clock synthesizer for high-speed data processing applications. The proposed design method optimizes the loop bandwidth by using a discrete-time analysis of a PLL and minimizes the clock synthesizer output jitter. Computer simulation is performed and simulation results strongly support the theoretical analysis. A 900 MHz clock synthesizer is experimentally designed and shows the minimum jitter at the optimum bandwidth obtained from the analysis.

Cite

CITATION STYLE

APA

Lim, K., Park, C. H., & Kim, B. (1998). Bandwidth. In Proceedings - IEEE International Symposium on Circuits and Systems (Vol. 1, pp. 163–166). IEEE. https://doi.org/10.4324/9780429425240-19

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free