This paper discuss designing of low power, high-speed 10-Transistor (10T) SRAM and analysis of SRAM cell in Metal Oxide Semiconductor Field Effect Transistor (MOSFET) and FinFET technology. MOSFET is used widely in many areas, but below 40 nm technology control of channel region becomes extremely difficult. So there is a necessity for new innovative technology which allows designers to design below 40nm technology and can offer excellent control over gate thus reducing short channel effects. The designing of SRAM is analyzed using TANNER EDA tool and Microwind.
CITATION STYLE
Verma, J., Passi, A., Sindhu, S., & Gayathiri, S. (2019). Design 10-transistor (10t) sram using finfet technology. International Journal of Engineering and Advanced Technology, 9(1), 566–572. https://doi.org/10.35940/ijeat.A9690.109119
Mendeley helps you to discover research relevant for your work.