Verifying stateful timed CSP using implicit clocks and zone abstraction

33Citations
Citations of this article
6Readers
Mendeley users who have this article in their library.
Get full text

Abstract

In this work, we study model checking of compositional real-time systems. A system is modeled using mutable data variables as well as a compositional timed process. Instead of explicitly manipulating clock variables, a number of compositional timed behavioral patterns are used to capture quantitative timing requirements, e.g. delay, timeout, deadline, timed interrupt, etc. A fully automated abstraction technique is developed to build an abstract finite state machine from the model. The idea is to dynamically create/delete clocks, and maintain/ solve a constraint on the clocks. The abstract machine weakly bi-simulates the model and, therefore, LTL model checking or trace-refinement checking are sound and complete. We enhance our home-grown PAT model checker with the technique and show its usability via the verification of benchmark systems. © Springer-Verlag Berlin Heidelberg 2009.

Cite

CITATION STYLE

APA

Sun, J., Liu, Y., Dong, J. S., & Zhang, X. (2009). Verifying stateful timed CSP using implicit clocks and zone abstraction. In Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics) (Vol. 5885 LNCS, pp. 581–600). https://doi.org/10.1007/978-3-642-10373-5_30

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free