High Performance Ethernet Packet Processor Core for Next Generation Networks

  • Nayaka R
N/ACitations
Citations of this article
6Readers
Mendeley users who have this article in their library.

Abstract

As the demand for high speed Internet significantly increasing to meet the requirement of large data transfers, real-time communication and High Definition (HD) multimedia transfer over IP, the IP based network products architecture must evolve and change. Application specific processors require high performance, low power and high degree of programmability is the limitation in many general processor based applications. This paper describes the design of Ethernet packet processor for system-on-chip (SoC) which performs all core packet processing functions, including segmentation and reassembly, packetization classification, route and queue management which will speedup switching/routing performance making it more suitable for Next Generation Networks (NGN). Ethernet packet processor design can be configured for use with multiple projects targeted to a FPGA device the system is designed to support 1/10/20/40/100 Gigabit links with a speed and performance advantage. VHDL has been used to implement and simulated the required functions in FPGA.

Cite

CITATION STYLE

APA

Nayaka, R. J. (2012). High Performance Ethernet Packet Processor Core for Next Generation Networks. International Journal of Next-Generation Networks, 4(3), 89–99. https://doi.org/10.5121/ijngn.2012.4307

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free