ALU Design by VHDL Using FPGA Technology and Micro Learning in Engineering Education

  • Said I
  • Çavuş M
N/ACitations
Citations of this article
15Readers
Mendeley users who have this article in their library.

Abstract

The aim of this study is to develop case-study called Allowing Complexity to Complex Project (ACCP) for micro- learning in order to achieve high performance in computer architecture education and to test the legitimacy of classical teaching methods. The Arithmetic/Logic Unit (ALU) design was used as an example of the ACCP which consists of many examples and models aimed at developing students' skills in using complex arithmetic logical shifting and rotation instructions. Moreover, in this study, a real-world project on Field Programmable Gate Arrays (FPGA) devices was also developed using micro learning (ML). To this end, various hardware and software programs designed for computer architecture education and training were combined with improved instructional and attractive examples.

Cite

CITATION STYLE

APA

Said, I., & Çavuş, M. S. (2018). ALU Design by VHDL Using FPGA Technology and Micro Learning in Engineering Education. British Journal of Computer, Networking and Information Technology, 1–18. https://doi.org/10.52589/bjcnit/m4uwnh4j

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free