Next-generation ferroelectric domain-wall memories: principle and architecture

61Citations
Citations of this article
71Readers
Mendeley users who have this article in their library.

This article is free to access.

Abstract

The downscaling of commercial one-transistor–one capacitor ferroelectric memory cells is limited by the available signal window for the use of a charge integration readout technique. However, the erasable conducting charged walls that occur in insulating ferroelectrics can be used to read the bipolar domain states. Both out-of-plane and in-plane cell configurations are compared for the next sub-10-nm integration of ferroelectric domain wall memories with high reliability. It is highlighted that a nonvolatile read strategy of domain information within mesa-like cells under the application of a strong in-plane read field can enable a massive crossbar connection to reduce mobile charge accumulation at the walls and crosstalk currents from neighboring cells. The memory has extended application in analog data processing and neural networks.

Cite

CITATION STYLE

APA

Jiang, A. Q., & Zhang, Y. (2019, December 1). Next-generation ferroelectric domain-wall memories: principle and architecture. NPG Asia Materials. Nature Publishing Group. https://doi.org/10.1038/s41427-018-0102-x

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free