Ternary combinational logic gate design based on tri-valued memristors

3Citations
Citations of this article
3Readers
Mendeley users who have this article in their library.

Abstract

Traditional binary combinational logic circuits are generally obtained by cascading multiple basic logic gate circuits, using more components and complicated wiring. In contrast to the binary logic circuit design in this method, ternary combinational logic circuit implementation is more complicated. In this paper, a ternary circuit design method that does not require cascading basic ternary logic gates is proposed based on a tri-valued memristor, which can directly realize specific logic functions through a series connection of memristors. The ternary encoder, ternary decoder, ternary comparator, and ternary data selector are implemented by this method, and the effectiveness of the circuits is verified by LTspice simulations.

Cite

CITATION STYLE

APA

Li, X. J., Wang, X. Y., Li, P., Iu, H. H. C., & Cheng, Z. Q. (2023). Ternary combinational logic gate design based on tri-valued memristors. Frontiers in Physics, 11. https://doi.org/10.3389/fphy.2023.1292336

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free