Integration scheme of nanoscale resistive switching memory using bottom-up processes at room temperature for high-density memory applications

13Citations
Citations of this article
26Readers
Mendeley users who have this article in their library.

This article is free to access.

Abstract

A facile and versatile scheme is demonstrated to fabricate nanoscale resistive switching memory devices that exhibit reliable bipolar switching behavior. A solution process is used to synthesize the copper oxide layer into 250-nm via-holes that had been patterned in Si wafers. Direct bottom-up filling of copper oxide can facilitate fabrication of nanoscale memory devices without using vacuum deposition and etching processes. In addition, all materials and processes are CMOS compatible, and especially, the devices can be fabricated at room temperature. Nanoscale memory devices synthesized on wafers having 250-nm via-holes showed reproducible resistive switching programmable memory characteristics with reasonable endurance and data retention properties. This integration strategy provides a solution to overcome the scaling limit of current memory device fabrication methods.

Cite

CITATION STYLE

APA

Han, U. B., & Lee, J. S. (2016). Integration scheme of nanoscale resistive switching memory using bottom-up processes at room temperature for high-density memory applications. Scientific Reports, 6. https://doi.org/10.1038/srep28966

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free