Charge Configuration Memory Devices: Energy Efficiency and Switching Speed

10Citations
Citations of this article
12Readers
Mendeley users who have this article in their library.

This article is free to access.

Abstract

Current trends in data processing have given impetus for an intense search of new concepts of memory devices with emphasis on efficiency, speed, and scalability. A promising new approach to memory storage is based on resistance switching between charge-ordered domain states in the layered dichalcogenide 1T-TaS2. Here we investigate the energy efficiency scaling of such charge configuration memory (CCM) devices as a function of device size and data write time τW as well as other parameters that have bearing on efficient device operation. We find that switching energy efficiency scales approximately linearly with both quantities over multiple decades, departing from linearity only when τW approaches the ∼0.5 ps intrinsic switching limit. Compared to current state of the art memory devices, CCM devices are found to be much faster and significantly more energy efficient, demonstrated here with two-terminal switching using 2.2 fJ, 16 ps electrical pulses.

Cite

CITATION STYLE

APA

Mraz, A., Venturini, R., Svetin, D., Sever, V., Mihailovic, I. A., Vaskivskyi, I., … Mihailovic, D. (2022). Charge Configuration Memory Devices: Energy Efficiency and Switching Speed. Nano Letters, 22(12), 4814–4821. https://doi.org/10.1021/acs.nanolett.2c01116

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free