A time-to-digital converter (TDC) for a low-power, wide-range all digital phase-locked loop (ADPLL) is presented. The proposed TDC uses an enabling signal with variable duration to achieve low power and wide range. For verification purpose, the ADPLL is fabricated in a 0.11 μm CMOS technology. The ADPLL dissipates 6.02mW at an output frequency of 1.68GHz and its output frequency is measured as 0.24-1.68 GHz from a 1.2 V supply. © The Institution of Engineering and Technology 2013.
CITATION STYLE
Jeong, C. H., Kwon, C. K., Kim, H., Hwang, I. C., & Kim, S. W. (2013). Low-power, wide-range time-to-digital converter for all digital phase-locked loops. Electronics Letters, 49(2), 96–97. https://doi.org/10.1049/el.2012.3434
Mendeley helps you to discover research relevant for your work.