A Low Noise, Low Power Phase-Locked Loop, Using Optimization Methods

6Citations
Citations of this article
5Readers
Mendeley users who have this article in their library.

This article is free to access.

Abstract

A divider-less, low power, and low jitter phase-locked loop (PLL) is presented in this paper. An extra simple open loop phase frequency detector (PFD) is proposed which reduces the power consumption and increases the overall speed. A novel bulk driven Wilson charge pump circuit, whose performance is enhanced by some optimization algorithms, is also introduced to get high output swing and high current matching. The designed PLL is utilized in a 0.18 μ m CMOS process with a 1.8 V power supply. It has a wide locking range frequency of 500 MHz to 5 GHz. In addition, through the use of a dead-zone-less PFD and a divider-less PLL, the overall jitter is decreased significantly.

Cite

CITATION STYLE

APA

Ghaderi, N., Erfani-Jazi, H. R., & Mohseni-Mirabadi, M. (2016). A Low Noise, Low Power Phase-Locked Loop, Using Optimization Methods. Journal of Electrical and Computer Engineering, 2016. https://doi.org/10.1155/2016/8202581

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free