Advanced hard mask approach of ICs copper interconnects processes integration

1Citations
Citations of this article
1Readers
Mendeley users who have this article in their library.
Get full text

Abstract

When scaling the critical dimensions into nanotechnology, the impact of layout and line edge becomes important. Implementation of Cu and low dielectric constant (low-k) materials in the manufacturing process requires a complete understanding of these process characteristics and the challenges that appear during the hard mask based dual damascene approach. To create highly reliable electrical interconnects, the interfaces between the Cu metal and low-k must be optimized during the lithography, etching, ashing and copper processes. For higher aspect ratios interconnect profiles however this approach leads to increased sidewall roughness and undercut. To suppress problems in the photolithography and etching processes, the balance of the processes integration should be quantitatively and instantaneously controlled to the optimum manufacturing technologies. For copper filling engineering, this study also clearly demonstrated that the influence of liner barrier Ta and Cu seed performance of dual damascene manufacturing processes integration. Processes parameters that needed to be tuned are gas flow ratio, pressure and bias of the etch process. These process characteristics and manufacturing mechanism optimization will also be discussed. ©2010 Society for Experimental Mechanics Inc.

Cite

CITATION STYLE

APA

Weng, C. J. (2011). Advanced hard mask approach of ICs copper interconnects processes integration. In Conference Proceedings of the Society for Experimental Mechanics Series (Vol. 2, pp. 243–252). Springer New York LLC. https://doi.org/10.1007/978-1-4419-8825-6_35

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free