Design of high speed 32-bit floating point multiplier using Urdhva Triyagbhyam sutra of vedic mathematics

4Citations
Citations of this article
8Readers
Mendeley users who have this article in their library.
Get full text

Abstract

Multiplication of floating point(FP) numbers is greatly significant in many DSP applications. The performance of the DSP’s is substantially decided by the speed of the multipliers used. This paper proposes the design and implementation of IEEE 754 standard single precision FP multiplier using Verilog, synthesized and simulated in Xilinx ISE10.1. Urdhva Triyagbhyam Sutra of Vedic mathematics is used for the unsigned mantissa calculation. The design implements floating point multiplication with sign bit and exponent calculations. The proposed design is achieved high speed with minimum delay of 3.997ns.

Cite

CITATION STYLE

APA

Sai Venkatramana Prasada, G. S., Seshikala, G., & Niranjana, S. (2019). Design of high speed 32-bit floating point multiplier using Urdhva Triyagbhyam sutra of vedic mathematics. International Journal of Recent Technology and Engineering, 8(2 Special issue 3), 1064–1067. https://doi.org/10.35940/ijrte.B1199.0782S319

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free