Fermi Level Pinning Dependent 2D Semiconductor Devices: Challenges and Prospects

159Citations
Citations of this article
164Readers
Mendeley users who have this article in their library.

This article is free to access.

Abstract

Motivated by the high expectation for efficient electrostatic modulation of charge transport at very low voltages, atomically thin 2D materials with a range of bandgaps are investigated extensively for use in future semiconductor devices. However, researchers face formidable challenges in 2D device processing mainly originated from the out-of-plane van der Waals (vdW) structure of ultrathin 2D materials. As major challenges, untunable Schottky barrier height and the corresponding strong Fermi level pinning (FLP) at metal interfaces are observed unexpectedly with 2D vdW materials, giving rise to unmodulated semiconductor polarity, high contact resistance, and lowered device mobility. Here, FLP observed from recently developed 2D semiconductor devices is addressed differently from those observed from conventional semiconductor devices. It is understood that the observed FLP is attributed to inefficient doping into 2D materials, vdW gap present at the metal interface, and hybridized compounds formed under contacting metals. To provide readers with practical guidelines for the design of 2D devices, the impact of FLP occurring in 2D semiconductor devices is further reviewed by exploring various origins responsible for the FLP, effects of FLP on 2D device performances, and methods for improving metallic contact to 2D materials.

Cite

CITATION STYLE

APA

Liu, X., Choi, M. S., Hwang, E., Yoo, W. J., & Sun, J. (2022, April 1). Fermi Level Pinning Dependent 2D Semiconductor Devices: Challenges and Prospects. Advanced Materials. John Wiley and Sons Inc. https://doi.org/10.1002/adma.202108425

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free