High speed, high-reliability edge combiner frequency multiplier for silicon on chip

0Citations
Citations of this article
1Readers
Mendeley users who have this article in their library.
Get full text

Abstract

Due to the advancement in technology, the designing the high-speed frequency multiplier plays the vital role. In this paper, the high speed, the high-reliability frequency multiplier is proposed. By employing an overlap canceller in edge combiner, the high speed highly reliable structure is achieved. The delay locked loop (DLL) has been used to generate a wide range of frequency and high-frequency range by applying logical effort, a proposed frequency minimize a delay which leads to deterministic jitter. In proposing the high speed, high-reliability edge combiner frequency multiplier for silicon on chip process technology is fabricated till 0.13 µm and the output is in the range of 100 MHz–3.3 GHz. Here the power consumption is achieved as 2.9 µw/MHz.

Cite

CITATION STYLE

APA

Pichamuthu, R., & Periasamy, P. (2019). High speed, high-reliability edge combiner frequency multiplier for silicon on chip. In Lecture Notes in Electrical Engineering (Vol. 521, pp. 311–316). Springer Verlag. https://doi.org/10.1007/978-981-13-1906-8_32

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free